

LTC6993-1/LTC6993-2 \_TC6993-3/LTC6993-4

- Pulse Width Range: 1µs to 33.6 Seconds
  - Configured with 1 to 3 Resistors
- <2.3% for Pulse Width > 512μs Pulse Width Max Error:
- <3.4% for Pulse Width of 8µs to 512µs</li>
  - <4.9% for Pulse Width of 1µs to 8µs</li>
    - Rising-Edge or Falling-Edge Trigger Four LTC6993 Options Available:
- Configurable for Positive or Negative Output Pulse Retriggerable or Non-Retriggerable
  - Fast Recovery Time
- 2.25V to 5.5V Single Supply Operation
- 70uA Supply Current at 10us Pulse Width 500µs Start-Up Time
- CMOS Output Driver Sources/Sinks 20mA
- Available in Low Profile (1mm) S0T-23 (ThinS0T<sup>m</sup>) -55°C to 125°C Operating Temperature Range
- AEC-Q100 Qualified for Automotive Applications and 2mm × 3mm DFN

## **APPLICATIONS**

- Watchdog Timer
- Frequency Discriminators
- Missing Pulse Detection
  - Envelope Detection
- High Vibration, High Acceleration Environments
- Portable and Battery-Powered Equipmen

All registered trademarks and trademarks are the property of their respective owners.

**limerBlox: Monostable** Pulse Generator (One Shot)

### DESCRIPTION

as a "one-shot" pulse generator) with a programmable The LTC®6993 is a monostable multivibrator (also known pulse width of 1µs to 33.6 seconds. The LTC6993 is part of the TimerBlox® family of versatile silicon timing devices.

cillator frequency, setting the LTC6993's time base. The A single resistor, R<sub>SET</sub>, programs an internal master osoutput pulse width is determined by this master oscillator and an internal clock divider, N<sub>DIV</sub>, programmable to eight settings from 1 to  $2^{2^{\circ}}$ 

$$t_{OUT} = \frac{N_{DIV} \cdot R_{SET}}{50 k\Omega} \cdot 1 \mu s, N_{DIV} = 1, 8, 64,...,2^{21}$$

The output pulse is initiated by a transition on the trigger input (TRIG). Each part can be configured to generate positive or negative output pulses. The LTC6993 is available in four versions to provide different trigger signal polarity and retrigger capability.

| DEVICE    | INPUT POLARITY | RETRIGGER |
|-----------|----------------|-----------|
| LTC6993-1 | Rising-Edge    | No        |
| LTC6993-2 | Rising-Edge    | Yes       |
| LTC6993-3 | Falling-Edge   | No        |
| LTC6993-4 | Falling-Edge   | Yes       |

The LTC6993 also offers the ability to dynamically adjust he width of the output pulse via a separate control voltage. -or easy configuration of the LTC6993, use the TimerBlox \_TC6993: One Shot Web-Based Design Tool

## **FYPICAL APPLICATION**





For more information www.analog.com

Document Feedback

### \_TC6993-1/LTC6993-2 LTC6993-3/LTC6993-4

## PIN FUNCTIONS (DCB/S6)

V\* (Pin 1/Pin 5): Supply Voltage (2.25V to 5.5V). This supply should be kept free from noise and ripple. It should be bypassed directly to the GND pin with a 0.1 µF capacitor.

a resistor divider between V<sup>+</sup> and GND. Use 1% resistors into a 4-bit result (DIVCODE). V<sub>DIV</sub> may be generated by to ensure an accurate result. The DIV pin and resistors should be shielded from the OUT pin or any other traces to less than 100pF so that V<sub>DIV</sub> settles quickly. The MSB of When POL = 0 the output produces a positive pulse. When Input, The DIV pin voltage (V<sub>DIV</sub>) is internally converted that have fast edges. Limit the capacitance on the DIV pin DIVCODE (POL) determines the polarity of the OUT pins. DIV (Pin 2/Pin 4): Programmable Divider and Polarity POL = 1 the output produces a negative pulse.

connected between SET and GND is the most accurate SET (Pin 3/Pin 3): Pulse Width Setting Input. The voltage on the SET pin (V<sub>SET</sub>) is regulated to 1V above GND. The amount of current sourced from the SET pin (I<sub>SET</sub>) programs the master oscillator frequency. The  $\mathsf{I}_{\mathsf{SET}}$  current range is 1.25µA to 20µA. The output pulse will continue and will terminate when I<sub>SET</sub> increases again. A resistor indefinitely if I<sub>SFT</sub> drops below approximately 500nA, way to set the pulse width. For best performance, use a precision metal or thin film resistor of 0,5% or better

tolerance and 50ppm/°C or better temperature coefficient. For lower accuracy applications an inexpensive 1% thick film resistor may be used

o minimize jitter and ensure stability. Capacitance less imit the capacitance on the SET pin to less than 10pF than 100pF maintains the stability of the feedback circuit regulating the V<sub>SET</sub> voltage.

'RIG (Pin 4/Pin 1): Trigger Input, Depending on the version, a rising or falling edge on TRIG will initiate the output pulse. LTC6993-1 and LTC6993-2 are rising-edge sensiive. LTC6993-3 and LTC6993-4 are falling-edge sensitive. The LTC6993-2 and LTC6993-4 are retriggerable, allowing \_TC6993-3 will ignore additional trigger inputs until the he pulse width to be extended by additional trigger signals hat occur while the output is active. The LTC6993-1/ output pulse has terminated GND (Pin 5/Pin 2): Ground. Tie to a low inductance ground plane for best performance. OUT (Pin 6/Pin 6): Output. The OUT pin swings from 30Ω. When driving an LED or other low impedance load 3ND to V\* with an output resistance of approximately a series output resistor should be used to limit source/ sink current to 20mA.



# **BLOCK DIAGRAM** (86 package pin numbers shown)



## OPERATION

Table 1. DIVCODE Programming

| DIVCODE | F0L | N <sub>DIV</sub> | Recommended $t_{ m OUT}$ | R1 (k) | R2 (k) | +V/VIQV          |
|---------|-----|------------------|--------------------------|--------|--------|------------------|
| 0       | 0   | 1                | 1µs to 16µs              | 0pen   | Short  | ≤ 0.03125 ±0.015 |
| -       | 0   | ∞                | 8µs to 128µs             | 926    | 102    | 0.09375 ±0.015   |
| 2       | 0   | 64               | 64µs to 1.024ms          | 926    | 182    | 0.15625 ±0.015   |
| က       | 0   | 512              | 512µs to 8.192ms         | 1000   | 280    | 0.21875 ±0.015   |
| 4       | 0   | 4,096            | 4.096ms to 65.54ms       | 1000   | 392    | 0.28125 ±0.015   |
| 5       | 0   | 32,768           | 32.77ms to 524.3ms       | 1000   | 523    | 0.34375 ±0.015   |
| 9       | 0   | 262,144          | 262.1ms to 4.194sec      | 1000   | 681    | 0.40625 ±0.015   |
| 7       | 0   | 2,097,152        | 2.097sec to 33.55sec     | 1000   | 887    | 0.46875 ±0.015   |
| 80      | -   | 2,097,152        | 2.097sec to 33.55sec     | 887    | 1000   | 0.53125 ±0.015   |
| 6       | -   | 262,144          | 262.1ms to 4.194sec      | 681    | 1000   | 0.59375 ±0.015   |
| 10      | -   | 32,768           | 32.77ms to 524.3ms       | 523    | 1000   | 0.65625 ±0.015   |
| #       | -   | 4,096            | 4,096ms to 65,54ms       | 392    | 1000   | 0,71875 ±0,015   |
| 12      | -   | 512              | 512µs to 8.192ms         | 280    | 1000   | 0.78125 ±0.015   |
| 13      | -   | 64               | 64µs to 1.024ms          | 182    | 926    | 0.84375 ±0.015   |
| 14      | 1   | 8                | 8µs to 128µs             | 102    | 926    | 0.90625 ±0.015   |
| 15      | -   | -                | 1µs to 16µs              | Short  | Open   | ≥ 0.96875 ±0.015 |



Figure 2. Pulse Width Range and POL Bit vs DIVCODE

<del>-</del>

For more information www.analog.com